Due date: 2021-09-29, 23:59 IST. Course outline course work? Week 0 Week 1 Week 2 Week 3 Week 4 Week 5 Week 6 Week 7 Week 8 Week 9 Lecture 43: SECONDARY Lecture 44: INPUT-OUTPUT STORAGE DEVICES ORGANIZATION How does an NPTEL online NPTEL » Computer architecture and organization Announcements **About the Course** Ask a Question Progress Mentor 1 point 1 point ## Thank you for taking the Week 9: Assignment 9. ## Week 9 : Assignment 9 Your last recorded submission was on 2021-09-29, 15:30 IST Consider a hard disk that is rotating with a speed of 9500 rpm. The maximum rotational delay or latency will be ...... milliseconds? (Give answer correct up-to two decimal places). 6.31 Which of the following memory devices cannot be used for backup (or as a secondary storage - a. DRAM - c. Floppy Disk □ e. ✓ a. ✓ b. □ c. □ d. device)? SRAM - d. Hard Disk - e. Flash Memory | ORGANIZATION | | | |-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------| | O Lecture 45: DATA TRANSFER TECHNIQUES | Which of the following statement(s) is/are true for hard disk? <ul> <li>a. It is faster than Solid-state drives.</li> </ul> | 1 poi | | O Lecture 46: INTERRUPT<br>HANDLING (PART 1) | <ul> <li>b. Sector is the smallest unit of data transfer.</li> <li>c. It does not have any moving parts.</li> </ul> | | | O Lecture 47: INTERRUPT<br>HANDLING (PART 2) | d. It is volatile in nature. e. None of these. | | | Week 9 Lecture Material | □ a. | | | <ul><li>Quiz: Week 9 : Assignment</li><li>9</li></ul> | ☑ b. ☐ c. | | | <ul><li>Feedback form for Week 9</li></ul> | □ d. | | | Week 10 | □ e. | | | DOWNLOAD VIDEOS | 4) Consider a hard disk with 2 double sided platters, 2500 tracks per surface, 200 sectors per track, | | | Assignments Solution | and sector size of 1024 bytes. The total capacity of the disk will be | | | Text Transcripts | 1.90 | | | Books | | 1 poi | | | Which of the following operation is used to read a bit from floating gate transistor? | 1 poi | | | a. Apply read voltage at control gate and measure drain current. b. Apply read voltage at control gate and measure source current. | | | | c. Apply read voltage at floating gate and measure drain current. | | | | d. Apply read voltage at floating gate and measure source current. | | | | <ul><li>a.</li><li>○ b.</li></ul> | | | | <ul><li>○ b.</li><li>○ c.</li></ul> | | | | O d. | | | 6) | Which of the following statement(s) is/are true for I/O device interfacing? | 1 point | |-------------------|----------------------------------------------------------------------------------------|---------| | | a. An input port is implemented using a tri-state bus driver. | | | | b. An input port is implemented using a parallel-in parallel-out register. | | | | c. An output port is implemented using a tri-state bus driver. | | | | d. An output port is implemented using a parallel-in parallel-out register. | | | ✓ 6 | 1. | | | | | | | □ (<br><b>☑</b> ( | | | | | | | | 7) | Which of the following is/are true for I/O mapped device interfacing? | 1 point | | | <ul> <li>Separate address decoder is used to select memory and I/O ports.</li> </ul> | | | | <ul> <li>Some of the memory address space is occupied by I/O devices.</li> </ul> | | | | c. Same instructions for memory and I/O operations. | | | | d. All of these, | | | <b>✓</b> 6 | ì. | | | | | | | | | | | | | | | 8) | Assume that we are executing some program P1, during the execution some interrupts are | 1 point | | 8 | generated which are listed. Mark the interrupt types which allow the instruction being | | | 6 | executed to be completed before handling it. | | | | a. Timer interrupt | | | | b. Page fault interrupt | | | | c. I/O interrupt | | | | d. All of these. | | | | ).<br>1. | | | | | | | | | | | ✓ ( | | | | 9) | Which of the | 1 point | | |----|-----------------------------------|-----------------------------------------------------------------------------------------|---------| | | a. | Interrupt-driven technique transfers data faster than DMA mode of data transfer. | | | | b. | Asynchronous data transfer can be used for high-speed devices. | | | | c. | Interrupt-driven data transfer wastes more CPU time than asynchronous data transfer. | | | | d. | None of these | | | | b.<br>c.<br>d.<br>Synchronous | data transfer mode can be used for keyboard? | 1 point | | | a. | Yes | | | | b. | No | | | | a.<br>b. | | | | | nay submit any nur<br>mit Answers | mber of times before the due date. The final submission will be considered for grading. | | Note: All these answers are confirmed from our side, we don't guarantee that you will get a 100% score. These are our own answers that we are sharing with you all. If you have any doubt that our answers are not correct then feel free to discuss (in-group) or do your own answer. Most important: We don't promote any type of cheating, these answers are only for those students who are not able to do it on their own or need some help.